Improvements to Fabrication of Single-Photon-Sensitive Silicon Avalanche Photodiodes

A chip-to-chip integration process for rapid prototyping of silicon avalanche photodiode (APD) arrays has been developed. This process has several advantages over wafer-level 3D integration, including: (1) reduced cost per development cycle since a dedicated full-wafer read-out integrated circuit (ROIC) fabrication is not needed, (2) compatibility with ROICs made in previous fabrication runs, and (3) accelerated schedule. The process provides several advantages over previous processes for chip-to-chip integration, including: (1) shorter processing time as the chips can be diced, bump-bonded, and then thinned at the chip-level faster than in a wafer-level back-illumination process, and (2) the CMOS substrate provides mechanical support for the APD device, allowing integration of fast microlenses directly on the APD back surface. This approach yields APDs with low dark count rates (DCRs) and higher radiation tolerance for harsh environments and can be extended to large arrays of APDs.

Departments: Lincoln Laboratory
Technology Areas: Chemicals & Materials: Nanotechnology & Nanomaterials / Electronics & Photonics: Photonics, Semiconductors
Impact Areas: Advanced Materials

  • rapid prototyping of single-photon-sensitive silicon avalanche photodiodes
    United States of America | Granted | 11,372,119
  • rapid prototyping of single-photon-sensitive silicon avalanche photodiodes
    Patent Cooperation Treaty | Published application

License this technology

Interested in this technology? Connect with our experienced licensing team to initiate the process.

Sign up for technology updates

Sign up now to receive the latest updates on cutting-edge technologies and innovations.